# University of California at Berkeley College of Engineering Dept. of Electrical Engineering and Computer Sciences EE 105 Final Examination 

[^0]
## Guidelines

Closed book and notes; three $8.5 " \times 11 "$ page (both sides) of your own notes is allowed. You may use a calculator.
Do not unstaple the exam.
Show all your work and reasoning on the exam in order to receive full or partial credit.
You have 180 minutes ( 3 hrs .); use your time wisely. Good luck!
Score

| Problem | Points <br> Possible | Score |
| :---: | :---: | :---: |
| 1 | 25 |  |
| 2 | 25 |  |
| 3 | 25 |  |
| 4 | 25 |  |
| Total | 100 |  |

1. CMOS amplifier [25 points]


Given:

$$
\begin{aligned}
& \mu_{n} C_{o x}=50 \mu \mathrm{~A} / \mathrm{V}^{2}, V_{T O n}=1.0 \mathrm{~V}, \gamma_{n}=0.3 \mathrm{~V}^{1 / 2}, 2 \phi_{p}=-1 \mathrm{~V}, \text { neglect } \lambda_{n} \\
& \mu_{p} C_{o x}=25 \mu \mathrm{~A} / \mathrm{V}^{2}, V_{T O p}=-1.0 \mathrm{~V}, \gamma_{p}=0.3 \mathrm{~V}^{1 / 2}, 2 \phi_{n}=1 \mathrm{~V}, \text { neglect } \lambda_{p} \\
& M_{1}:(W / L)_{1}=32 / 2(\mu \mathrm{~m} / \mu \mathrm{m}) \quad M_{4}:(W / L)_{4}=32 / 2(\mu \mathrm{~m} / \mu \mathrm{m}) \\
& M_{3}:(W / L)_{3}=32 / 2(\mu \mathrm{~m} / \mu \mathrm{m})
\end{aligned}
$$

(a) [4 pts.] What are the numerical values of the battery voltages $V_{\text {BATT3 }}$ and $V_{\text {BATT4 }}$ such that the drain currents of $M_{1}$ and $M_{2}$ are as shown on the schematic. The amplifier is biased such that all transistors are in MOSFET saturation.
(b) [4 pts.] We desire to have the DC output voltage $V_{\text {OUT }}=0 \mathrm{~V}$ when the DC input voltage $V_{I N}=0 \mathrm{~V}$. What is the numerical value of the width of transistor $M_{2}$ needed to meet this specification, given that its channel length is $L=2 \mu \mathrm{~m}$ ? Note that the backgate of transistor $M_{2}$ is not connected to its source.
(c) [6 pts.] Design a circuit containing 3 MOSFETs that generates $V_{B A T T 3}$ and $V_{B A T T 4}$ from a single $I_{R E F}=25 \mu \mathrm{~A}$ reference current "sink" to the negative supply voltage, as shown in the schematic below. Be sure to provide the ( $W / L$ ) ratios for the three transistors, given that their channel lengths are all $L=2 \mu \mathrm{~m}$.

(d) [4 pts.] Find the numerical value of the maximum output voltage $V_{O U T(\max )}$ in Volts, for which all transistors remain saturated. If you couldn't solve (a) and (b), assume for this part that $V_{B A T T 3}=1.2 \mathrm{~V}, V_{B A T T 4}=-1.2 \mathrm{~V}$, and $(\mathrm{W} / \mathrm{L})_{2}=50 / 2$ $(\mu \mathrm{m} / \mu \mathrm{m})$. Note that you do not need the answer to part (c) to do this part!
(e) [4 pts.] Find the numerical value of the minimum output voltage $V_{\text {OUT(min) }}$ in Volts, for which all transistors remain saturated. If you couldn't solve (a) and (b), assume for this part that $V_{B A T T 3}=1.2 \mathrm{~V}, V_{B A T T 4}=-1.2 \mathrm{~V}$, and $(\mathrm{W} / \mathrm{L})_{2}=50 / 2$ $(\mu \mathrm{m} / \mu \mathrm{m})$. Note that you do not need the answer to part (c) to do this part!
(f) [3 pts.] Sketch the transfer curve $v_{\text {OUT }}$ versus $v_{I N}$. You need only consider the large-signal behavior of the circuit in determining the approximate slope at $v_{I N}=$ 0 ; there is no need to do small-signal analysis.

2. Frequency Response [25 points]

(a) [3 pts.] After a frustrating effort to bias the amplifier, you give up and directly connect terminal pair a-b to terminal pair c-d, eliminating the amplifier from the circuit. Find the transfer function $V_{\text {out }} / V_{\text {in }}$ as a function of the radian frequency $\omega$. Express the transfer function in the standard one-pole form; there is no need to substitute for the numerical values of the resistors and capacitors.
(b) [3 pts.] The source voltage is the cosine function $v_{s}(t)=25 \mathrm{mV} \cos [2 \pi(25 \mathrm{MHz}) t]$. Using your result from part (a), find the output voltage $v_{\text {out }}(t)$. If you couldn't solve part (a), you can assume that the transfer function is 0.5 at low frequency and that the -3 dB frequency is 50 MHz .
(c) [4 pts.] You decide to try the BiCMOS amplifier again and this time, you get it biased correctly. The load is a small-signal model of the actual load and is only connected for analyzing the small-signal gain of the amplifier.

$\mu_{n} C_{o x}=50 \mu \mathrm{~A} / \mathrm{V}^{2}, V_{T O n}=1.0 \mathrm{~V}, \gamma_{n}=0.5 \mathrm{~V}^{1 / 2}, 2 \phi_{p}=-1 \mathrm{~V}, \lambda_{n}=0.05 \mathrm{~V}^{-1}$
$C_{o x}=2 \mathrm{fF} / \mu \mathrm{m}^{2}, C_{o v}=0.4 \mathrm{fF} / \mu \mathrm{m}$ of gate width
$\mu_{p} C_{o x}=25 \mu \mathrm{~A} / \mathrm{V}^{2}, V_{T O p}=-1.0 \mathrm{~V}, \gamma_{p}=0.5 \mathrm{~V}^{1 / 2}, 2 \phi_{n}=1 \mathrm{~V}, \lambda_{p}=0.05 \mathrm{~V}^{-1}$
$C_{o x}=2 \mathrm{fF} / \mu \mathrm{m}^{2}, C_{o v}=0.4 \mathrm{fF} / \mu \mathrm{m}$ of gate width
$(W / L)_{1}=(W / L)_{3}=(W / L)_{4}=32 / 2(\mu \mathrm{~m} / \mu \mathrm{m})$
$\beta_{\mathrm{o}}=100, V_{A n}=50 \mathrm{~V}, C_{j E}=25 \mathrm{fF}, \tau_{F}=45 \mathrm{ps}, \mathrm{C}_{\mu}=25 \mathrm{fF}$

Draw the low-frequency (no capacitors) two-port cascaded model for this two-stage amplifier below. Substitute for the two-port parameters (e.g., $R_{\text {out } 1}$ of stage 1 ) in terms of the small-signal device parameters (e.g., $r_{o 1}, r_{o 3}$, etc.). Write neatly!

(d) [3 pts.] Find the numerical value of the overall, loaded low frequency voltage gain of this amplifier $v_{\text {out }} / v_{s}$ with $R_{S}=50 \mathrm{k} \Omega$ and $R_{L}=10 \mathrm{k} \Omega$. Answers that are accurate to within $5 \%$ will receive full credit.
(e) $\left[3\right.$ pts.] Add the intrinsic device capacitances $C_{g s}, C_{g d}, C_{\pi}$, and $C_{\mu}$ for the MOSFETs and the bipolar transistor onto the appropriate nodes of the two-port model of the two-stage amplifier. Do not add the parasitic device capacitances $C_{d b}$ and $C_{c s}$. Write neatly!

(f) [3 pts.] What is the numerical value of the open-circuit time constant for the capacitance from the input node to ground? Your result should include the contribution of any Miller capacitors that are present at the input node. Answers that are accurate to within $5 \%$ will receive full credit.
(g) [3 pts.] What is the numerical value of the open-circuit time constant for the capacitance from node $X$ to ground? Your result should include the contribution of any Miller capacitors that are present at node $X$. Answers that are accurate to within $5 \%$ will receive full credit.
(h) [3 pts.] What is the numerical value of the -3 dB frequency (in Hertz) of this amplifier, according to the open-circuit time constant method? If you couldn't solve parts ( f ) and (g), you can assume that the time constant for the input node is 1.2 ns and that for node $X$ is 0.7 ns. Answers that are accurate to within $5 \%$ will receive full credit.
3. Current supplies [25 points]


$$
\begin{aligned}
& \mu_{p} C_{o x}=25 \mu \mathrm{~A} / \mathrm{V}^{2}, V_{T O p}=-1.0 \mathrm{~V}, \lambda_{p}=0.1 / L \mathrm{~V}^{-1} \\
& C_{o x}=2 \mathrm{fF} / \mu \mathrm{m}^{2}, C_{o v}=0.4 \mathrm{fF} / \mu \mathrm{m} \text { of gate width } \\
& C_{j o}=0.2 \mathrm{fF} / \mu \mathrm{m}^{2}, \phi_{B p}=1 \mathrm{~V}, C_{j s w o}=0 . \\
& L_{d i f f}=6 \mu \mathrm{~m}
\end{aligned}
$$

$$
(W / L)_{1}=8 \mu \mathrm{~m} / 2 \mu \mathrm{~m}
$$

$(W / L)_{2}=8 \quad W_{2}$ and $L_{2}$ to be determined
(a) [3 pts.] Find the numerical value of $I_{A}=-I_{D 2}$ when both MOSFETs are in their constant-current (saturation) regions.
(b) [3 pts.] Find the minimum integer value of the channel length $L_{2}$ of transistor $M_{2}$ (in $\mu \mathrm{m}$ ), such that the small-signal resistance $r_{o c}$ of the current supply is at least $500 \mathrm{k} \Omega$.
(c) $[3 \mathrm{pts}$.$] Plot the current i_{A}$ versus the voltage $v_{A}$ over the range 0 V to 2.5 V on the graph below. You do not need to account for channel-length modulation.

(d) [4 pts.] What is the numerical value of the capacitance $C_{a}$ from node $A$ to ground in fF ? You should include any capacitors from node $A$ to "battery-like" nodes. Given: the DC voltage at $A$ is $V_{A}=1.25 \mathrm{~V}$. If you couldn't solve part (b), you can assume that the width of $M_{2}$ is $W_{2}=40 \mu \mathrm{~m}$.
(e) [4 pts.] At what frequency (in Hz ) is the magnitude of the impedance $Z_{o c}$ equal to $300 \mathrm{k} \Omega$ ? If you couldn't solve parts (b) and (d), you can assume that $r_{o c}=525 \mathrm{k} \Omega$ and that $C_{a}=100 \mathrm{fF}$.
(f) [4 pts.] Consider the "improved" current supply below. Due to a layout error, the gate and drain of $M_{4}$ are connected. What is the maximum voltage $V_{A(\max )}$ for which $M_{2}$ remains in the constant-current (saturation) region?

(g) [4 pts.] What is the numerical value of the small-signal resistance $r_{o c}$ for the "improved" current supply?
4. MOSFET device structure [25 points]


Contact and Metal Masks: (contact: dark field); (metal: clear field)


## Process Recipe

1. Starting material: p-type silicon wafer with doping concentration $N_{a}=10^{17} \mathrm{~cm}^{-3}$.
2. Grow $5000 \AA$ of thermal $\mathrm{SiO}_{2}$ and pattern with the oxide mask (dark field).
3. Grow $150 \AA$ of thermal $\mathrm{SiO}_{2}$.
4. Deposit $3000 \AA$ of $n+$ polysilicon and pattern with the polysilicon mask (clear field).
5. Ion implantation: phosphorus, dose $Q_{d}=10^{14} \mathrm{~cm}^{-2}$. Anneal to form doped regions with junction depth of $5000 \AA$.
6. Deposit $5000 \AA$ of $\mathrm{CVD} \mathrm{SiO}_{2}$ and pattern with the contact mask (dark field).
7. Deposit $5000 \AA$ of aluminum and and pattern with the metal mask (clear field).
(a) [5 pts.] Draw the cross section $A-A^{\prime}$ on the axes below. Label all the layers and find the carrier type and concentration of the implanted regions. The locations of the mask edges have been indicated on the $x$ axis scale for your convenience.

(b) [5 pts.] Draw the cross section $B-B^{\prime}$ on the axes below. Label all the layers. The locations of the mask edges have been indicated on the $y$ axis scale for your convenience.

(c) [5 pts.] (i) Fill in the circles with the terminal numbers from the layout, (ii) circle the operating region of the MOSFET for the given terminal voltages, and (iii) give the width and length of the channel in $\mu \mathrm{m}$.. The substrate (backgate) is grounded.

(d) [5 pts.] The mobility of the electrons in the channel is measured to be $\mu_{n}=325 \mathrm{~cm}^{2} /(\mathrm{Vs})$, the permittivity of oxide is $\varepsilon_{o x}=3.45 \times 10^{-13} \mathrm{~F} / \mathrm{cm}$, and the threshold voltage is $V_{T n}=1 \mathrm{~V}$. What is the numerical value of the drain current $I_{D}$ for the bias voltages given in part (c)?
(e) [5 pts.] What is the numerical value of the capacitance between node 3 and ground, for the bias conditions given in part (c)? You can neglect the capacitance between the aluminum metal line, but you should include all capacitance between the polysilicon layer and ground. Given: the permittivity of silicon is $\varepsilon_{s}=1.035 \times 10^{-12} \mathrm{~F} / \mathrm{cm}$ and the depletion region under the $5000 \AA$-thick oxide at the given bias voltages is $200 \AA$ thick.

[^0]:    Your Name (Last, First)

