# University of California at Berkeley College of Engineering Computer Science Division - EECS

D. Patterson & R. Yung

CS 152 Fall 1995

# Computer Architecture and Engineering Midterm II

| Your Name:        |  |
|-------------------|--|
| SID Number:       |  |
| Discussion TA(s): |  |

You may use two pages of notes. You have 180 minutes. Please write your name on this cover sheet and also at the top left of each page. The point value of each question is indicated in brackets after it. Please show your work. Write neatly and be well organized. Good luck!

| Problem | Score |
|---------|-------|
| 1       | / 27  |
| 2       | / 13  |
| 3       | / 30  |
| 4       | / 20  |
| Total   | / 90  |

Your Name:

## **Question 1: Virtual Memory**

An eight-entry direct-mapped TLB is implemented in the current design. Both the virtual and physical addresses are 32 bits wide, and page size is 4kB. Address translation is performed by this TLB for every memory access. **NOTE:** All addresses are given in hexadecimal.

a) Label the virtual and physical address fields used in address translation. [4 pt]

|    | Virtual Address  |   |
|----|------------------|---|
| 31 |                  | 0 |
|    |                  |   |
|    |                  |   |
| 31 | Physical Address | 0 |
|    |                  |   |
|    |                  |   |

**b**) If a valid translation is found and access protection is not violated, the corresponding physical frame number is used to generate the physical address.

If there is a TLB miss, the TLB is refilled with the next available physical frame number starting at 0x3. (You may assume that every TLB miss also causes a page fault.) The access protection for the new page should be read- and write-enabled. If access protection is violated, the access should be aborted and no physical frame number generated.

The initial state of the TLB is given in Table 1. For the four memory accesses in Table 2, show the translated physical addresses and indicate fault types, if any, based on the initial TLB state. **[16 pt]** 

**NOTE:** the memory accesses should be done in the order shown.

| Index | Virtual Page Number | Physical Frame Number | Read | Write | Valid |
|-------|---------------------|-----------------------|------|-------|-------|
| 0     |                     |                       |      |       | 0     |
| 1     | 0x1                 | 0x0                   | 1    | 0     | 1     |
| 2     |                     |                       |      |       | 0     |
| 3     |                     |                       |      |       | 0     |
| 4     | 0x104               | 0x1                   | 1    | 1     | 1     |
| 5     | 0x4005              | 0x2                   | 1    | 1     | 0     |
| 6     |                     |                       |      |       | 0     |
| 7     |                     |                       |      |       | 0     |

 Table 1: Initial TLB state (do not modify this table)

#### Table 2: Memory accesses

| Virtual address  | Physical address | Fault type, if any |
|------------------|------------------|--------------------|
| 0x1008 (read)    |                  |                    |
| 0x0 (read)       |                  |                    |
| 0x4005000 (read) |                  |                    |
| 0x10BC (write)   |                  |                    |

Your Name:

c) Fill in the content of the TLB after the four memory accesses. [7 pt]

| Index | Virtual Page Number | Physical Frame Number | Read | Write | Valid |
|-------|---------------------|-----------------------|------|-------|-------|
| 0     |                     |                       |      |       |       |
| 1     |                     |                       |      |       |       |
| 2     |                     |                       |      |       |       |
| 3     |                     |                       |      |       |       |
| 4     |                     |                       |      |       |       |
| 5     |                     |                       |      |       |       |
| 6     |                     |                       |      |       |       |
| 7     |                     |                       |      |       |       |

 Table 3: Final TLB state

### Question 2: I/O

A 1993 3.5 inch IBM disk rotates at 4318 revolutions-per-minute (RPM), has a random seek time of 11ms, transfers at 4 MB/s, has a capacity of 1 GB, and the mean-time-to-failure (MTTF) is 400,000 hours. The SCSI controller overhead is 2ms.

A 1995 3.5 inch IBM disk rotates at 7200 RPM, has a random seek time of 8ms, transfers at 12 MB/s, has a capacity is 4.2 GB, and the MTTF is 1,000,000 hours. The SCSI controller overhead today is 1ms.

a) On average, how much faster is the new disk than the old disk for a read of 4 kB assuming random seeks? Assume the disks are idle so that there is no waiting time. [4 pt]

b) If the actual seek time is 25% of the random seek, how much faster is the new disk now?
 [4 pt]

c) Now assume the read size is 1 megabyte, with seeks being 25% of random time. How much faster is the new disk? [4 pt]

d) What does this performance change in just two years suggested in the design of computer systems? [1 pt]

# **Question 3: Caches**

In your first job out of school, you are given the task of evaluating the performance of four data cache designs (shown inTable 4). The best one will be incorporated in the next-generation processor design. The caches are accessed with 16-bit virtual addresses.

|   | Capacity | Associativity | Block Size | Sub-block Size | Write Policy      |
|---|----------|---------------|------------|----------------|-------------------|
| A | 32B      | direct-mapped | 8B         | 4B             | no write allocate |
| В | 32B      | 2-way         | 8B         | none           | no write allocate |
| C | 32B      | direct-mapped | 8B         | none           | write allocate    |
| D | 32B      | 2-way         | 8B         | 4B             | write allocate    |

 Table 4: Four cache configurations

a) For each cache configuration, fill in the fields in Table 5. (Entry E gives an example for a 4B, direct-mapped, 1B block size, no sub-block, no write-allocate cache.) [8 pt]

 Table 5: Fields in the caches

|   | cache tag | cache index | # of valid<br>bit(s) per<br>block | total #<br>blocks in<br>cache | # sub-<br>blocks per<br>block |
|---|-----------|-------------|-----------------------------------|-------------------------------|-------------------------------|
| A |           |             |                                   |                               |                               |
| В |           |             |                                   |                               |                               |
| C |           |             |                                   |                               |                               |
| D |           |             |                                   |                               |                               |
| E | VA[15:2]  | VA[1:0]     | 1                                 | 4                             | none                          |

b) Here is a sequence of ten one-byte memory references (in hex) to the caches: R 0x0, W 0x4, R 0x6, R 0x20, R 0x25, W 0x27, W 0x1, R 0x23, R 0x3, R 0x4.
NOTE: R - read access, W - write access

Fill in hit or miss for each memory references for the four cache configurations. Compute the final cache miss rates. **NOTE:** each cache starts out empty. **[22 pt]** 

Results for the above example, cache E, are shown in the last column.

| references    | cache configurations |   |   |   |      |
|---------------|----------------------|---|---|---|------|
|               | А                    | В | С | D | Е    |
| 0x00 R        |                      |   |   |   | miss |
| 0x04 W        |                      |   |   |   | miss |
| 0x06 R        |                      |   |   |   | miss |
| 0x20 R        |                      |   |   |   | miss |
| 0x25 R        |                      |   |   |   | miss |
| 0x27 W        |                      |   |   |   | miss |
| 0x01 W        |                      |   |   |   | miss |
| 0x23 R        |                      |   |   |   | miss |
| 0x03 R        |                      |   |   |   | miss |
| 0x04 R        |                      |   |   |   | miss |
| miss rate (%) |                      |   |   |   | 100% |

### **Table 6: Results of the cache references**

## **Question 4: Pipelining**

The designers are concerned about stalls in the pipeline. (Un)fortunately, the chief architect is out teaching. You are asked to examine the pipeline and recommend necessary bypasses to make the pipeline functional and to minimize pipeline stalls.

Assume a five-stage pipeline (IF, ID, EX, MEM, WB), with pipeline registers between adjacent stages. Pipeline registers are labeled T1 (IF/ID), T2 (ID/EX), T3 (EX/MEM), T4 (MEM/WB).

Fill in your bypass recommendations in Table 7. The table has a <pipeline register, opcode> pair in each column heading, and a <pipeline stage, opcode> pair for each row heading. The columns represent the source of bypasses. For example, column <T3, SUBU> is the output of EX stage latched in pipeline register T3 after executing SUBU. The rows represent the sink of the bypasses. For example, row <EX, LW> is the input to the ALU in EX stage for LW. [20 pt]

You may only forward to the components listed below:

| IF            | ID          | EX  | MEM         | WB |
|---------------|-------------|-----|-------------|----|
| Instr. Memory | Comparator  | ALU | Data Memory |    |
|               | Sign Extend |     |             |    |
|               | PC          |     |             |    |

Only add bypasses when it is needed for correctness or to prevent stalls. When no forwarding is needed, say so. You will lose points for adding unnecessary bypasses or leaving entries blank!

A few entries are labeled for you as examples.

|                                   | <pre><pipeline opcode="" register,=""></pipeline></pre> |                        |                      |                |                       |  |
|-----------------------------------|---------------------------------------------------------|------------------------|----------------------|----------------|-----------------------|--|
| <stage,<br>opcode&gt;</stage,<br> | (ID/EX)<br>BEQ                                          | T3<br>(EX/MEM)<br>SUBU | T3<br>(EX/MEM)<br>SW | (MEM/WB)<br>LW | T4<br>(MEM/WB)<br>JAL |  |
| IF, BEQ                           | No<br>forwarding                                        |                        |                      |                |                       |  |
| ID, JR                            | No<br>forwarding                                        |                        |                      |                |                       |  |
| ID, BNEZ                          |                                                         |                        |                      |                |                       |  |
| EX, JR                            | Not<br>applicable                                       |                        |                      |                |                       |  |
| EX, LW                            | Not<br>applicable                                       | T3 -> ALU              |                      |                |                       |  |

 Table 7: Pipeline bypass