## UNIVERSITY OF CALIFORNIA AT BERKELEY

BERKELEY • DAVIS • IRVINE • LOS ANGELES • RIVERSIDE • SAN DIEGO • SAN FRANCISCO

Department of Electrical Engineering and Computer Sciences



SANTA BARBARA • SANTA CRUZ

CS 150 - Spring 1990 Prof. A. R. Newton

## Quiz 2 Room 100 Lewis, Thursday 4/6 (Open Wakerly, Calculators OK, 1hr 20min)

Include all final answers in locations indicated on these pages. Use reverse side of sheets for all working. If necessary, attach additional sheets by staple at the end. BE SURE TO WRITE YOUR NAME ON EVERY SHEET.

(1) A sequential network has one input and one output. The output becomes 1 and remains 1 thereafter when at least two zeros and at least two ones have occurred as inputs, regardless of the order of occurrence. Draw a state graph (Moore type) for the network (9 states are sufficient). Your final state graph should be neatly drawn with no crossed lines. (additional space for working, Problem 1)

| Present | input | input |
|---------|-------|-------|
| State   | x=0   | x=1   |
| a       | a,0   | e,0   |
| b       | c,0   | b,1   |
| С       | a,0   | f,0   |
| d       | c,0   | b,1   |
| e       | f,0   | e,0   |
| f       | a,0   | f,0   |

(2) The following state table is to be implemented using J-K flip-flops and logic gates (format of next-state entries is (next-state,output)).

\_\_\_\_\_

(a) Find a good state assignments using the three guidelines mentioned in class. (Do *not* reduce the table first). Try to satisfy as many of the adjacency conditions as possible.

(b) Using this assignment, derive the.J-K flip-flop input equations and output equations. Express them in a form that contains the minimum number of literals.

(additional space for working, Problem 2)

- (3) Design a parallel binary multiplier which multiplies two 3-bit binary numbers to for a 6-bit product. This multiplier is to be a combinational network consisting of an array of 1-bit full adders and AND gates only (no flip-flops).
- (a) Show a schematic diagram.(*Hint:* The AND gates can be used to multiply by 0 or 1 and the full adders can be used to add 2 bits plus a carry. Six full adders are required.)

- (b) Demonstrate you multiplier works by showing the values on all internal outputs (outputs of adders and outputs of AND gates) when multiplying 111 by 111.
- (c) Using exactly 5 bits, express the following numbers in 2's-complement form:
  - (a) 12 = \_\_\_\_\_
  - (b) -13 = \_\_\_\_\_
  - (c) 31 = \_\_\_\_\_

(additional space for working, Problem 3)